











LM2662, LM2663

SNVS002E - JANUARY 1999-REVISED OCTOBER 2014

# **LM266x Switched Capacitor Voltage Converter**

#### **Features**

- Inverts or Doubles Input Supply Voltage
- 3.5-Ω Typical Output Resistance
- 86% Typical Conversion Efficiency at 200 mA
- (LM2662) Selectable Oscillator Frequency: 20
- (LM2663) Low Current Shutdown Mode

# **Applications**

- **Laptop Computers**
- Cellular Phones
- Medical Instruments
- Operational Amplifier Power Supplies
- Interface Power Supplies
- Handheld Instruments

# Voltage Inverter



#### **Positive Voltage Doubler**



\* Please see Positive Voltage Doubler section regarding choice of D1.

### 3 Description

The LM2662/LM2663 CMOS charge-pump voltage converter inverts a positive voltage in the range of 1.5 V to 5.5 V to the corresponding negative voltage. The LM2662/LM2663 uses two low cost capacitors to provide 200 mA of output current without the cost, size, and EMI related to inductor based converters. With an operating current of only 300 µA and operating efficiency greater than 90% at most loads, the LM2662/LM2663 provides ideal performance for battery powered systems. The LM2662/LM2663 may also be used as a positive voltage doubler.

The oscillator frequency can be lowered by adding an external capacitor to the OSC pin. Also, the OSC pin may be used to drive the LM2662/LM2663 with an external clock. For LM2662, a frequency control (FC) pin selects the oscillator frequency of 20 kHz or 150 kHz. For LM2663, an external shutdown (SD) pin replaces the FC pin. The SD pin can be used to disable the device and reduce the quiescent current to 10 µA. The oscillator frequency for LM2663 is 150 kHz.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| LM2662      | COIC (0) | 4.00 mm v 2.01 mm |
| LM2663      | SOIC (8) | 4.90 mm x 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

### Splitting V<sub>IN</sub> in Half





| Table of | Contents |
|----------|----------|
|----------|----------|

| 1 | Features 1                              |    | 8.3 Feature Description                          | 10 |
|---|-----------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                          |    | 8.4 Device Functional Modes                      | 11 |
| 3 | Description 1                           | 9  | Application and Implementation                   | 12 |
| 4 | Revision History2                       |    | 9.1 Application Information                      | 12 |
| 5 | Pin Configuration and Functions         |    | 9.2 Typical Applications                         | 12 |
| 6 | Specifications4                         | 10 | Power Supply Recommendations                     | 18 |
| ٠ | 6.1 Absolute Maximum Ratings 4          | 11 | Layout                                           | 18 |
|   | 6.2 Handling Ratings                    |    | 11.1 Layout Guidelines                           | 18 |
|   | 6.3 Recommended Operating Conditions    |    | 11.2 Layout Example                              | 18 |
|   | 6.4 Thermal Information                 | 12 | Device and Documentation Support                 | 19 |
|   | 6.5 Electrical Characteristics          |    | 12.1 Device Support                              | 19 |
|   | 6.6 Typical Performance Characteristics |    | 12.2 Related Links                               | 19 |
| 7 | Parameter Measurement Information9      |    | 12.3 Trademarks                                  | 19 |
| 8 | Detailed Description 10                 |    | 12.4 Electrostatic Discharge Caution             | 19 |
| U | 8.1 Overview                            |    | 12.5 Glossary                                    |    |
|   | 8.2 Functional Block Diagram            | 13 | Mechanical, Packaging, and Orderable Information | 19 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision D (May 2013) to Revision E

**Page** 

### Changes from Revision C (May 2013) to Revision D

Page



# 5 Pin Configuration and Functions





#### **Pin Functions**

|              | PIN            |                | DESCR                                                                                                                                                                                                         | IPTION                                                                  |
|--------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| NUMBE NAME T |                | TYPE           | VOLTAGE INVERTER                                                                                                                                                                                              | VOLTAGE DOUBLER                                                         |
|              | FC<br>(LM2662) | Input          | Frequency control for internal oscillator: FC = open, f <sub>OSC</sub> = 20 kHz (typ);                                                                                                                        |                                                                         |
| 1            |                |                | FC = V+, $f_{OSC}$ = 150 kHz (typ);<br>FC has no effect when OSC pin is driven externally.                                                                                                                    | Same as inverter.                                                       |
| 1            | SD<br>(LM2663) | Input          | Shutdown control pin, tie this pin to the ground in normal operation.                                                                                                                                         | Same as inverter.                                                       |
| 2            | CAP+           | Power          | Connect this pin to the positive terminal of charge-pump capacitor.                                                                                                                                           | Same as inverter.                                                       |
| 3            | GND            | Ground         | Power supply ground input.                                                                                                                                                                                    | Power supply positive voltage input.                                    |
| 4            | CAP-           | Power          | Connect this pin to the negative terminal of charge-pump capacitor.                                                                                                                                           | Same as inverter.                                                       |
| 5            | OUT            | Power          | Negative voltage output.                                                                                                                                                                                      | Power supply ground input.                                              |
| 6            | LV             | Input          | Low-voltage operation input. Tie LV to GND when input voltage is less than 3.5 V. Above 3.5 V, LV can be connected to GND or left open. When driving OSC with an external clock, LV must be connected to GND. | LV must be tied to OUT.                                                 |
| 7            | OSC            | Input          | Oscillator control input. OSC is connected to an internal 15-pF capacitor. An external capacitor can be connected to slow the oscillator. Also, an external clock can be used to drive OSC.                   | Same as inverter except that OSC cannot be driven by an external clock. |
| 8            | V+             | Power<br>Input | Power supply positive voltage input.                                                                                                                                                                          | Positive voltage output.                                                |

Copyright © 1999–2014, Texas Instruments Incorporated



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                          | MIN                              | MAX                                                               | UNIT |
|----------------------------------------------------------|----------------------------------|-------------------------------------------------------------------|------|
| Supply voltage (V+ to GND, or GND to OUT)                |                                  | 6                                                                 |      |
| LV                                                       | (OUT - 0.3 V)                    | (GND + 3 V)                                                       |      |
| FC, OSC, SD                                              | The least negative or (V+ - 6 V) | The least negative of (OUT - 0.3 V) or (V+ - 6 V) to (V+ + 0.3 V) |      |
| V+ and OUT continuous output current                     |                                  | 250                                                               |      |
| Output short-circuit duration to GND <sup>(3)</sup>      |                                  | 1                                                                 | sec. |
| Power dissipation (T <sub>A</sub> = 25°C) <sup>(4)</sup> |                                  | 735                                                               | mW   |
| $T_{J} max^{(4)}$                                        |                                  | 150                                                               |      |
| Operating ambient temperature                            | -40                              | 85                                                                | °C   |
| Operating junction temperature                           | -40                              | 105                                                               | C    |
| Lead temperature (soldering, 10 seconds)                 |                                  | 300                                                               |      |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) OUT may be shorted to GND for one second without damage. However, shorting OUT to V+ may damage the device and should be avoided. Also, for temperatures above 85°C, OUT must not be shorted to GND or V+, or device may be damaged.
- (4) The maximum allowable power dissipation is calculated by using P<sub>DMax</sub> = (T<sub>JMax</sub> T<sub>A</sub>)/R<sub>θJA</sub>, where T<sub>JMax</sub> is the maximum junction temperature, T<sub>A</sub> is the ambient temperature, and R<sub>θJA</sub> is the junction-to-ambient thermal resistance of the specified package.

### 6.2 Handling Ratings

|                    |                          |                                                                             | MIN | MAX  | UNIT |
|--------------------|--------------------------|-----------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | ge e                                                                        | -65 | 150  | °C   |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> |     | 2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                        | MIN | NOM MAX | UNIT     |
|----------------------------------------|-----|---------|----------|
| V+ (supply voltage)                    | 2.5 | 5.5     | <b>V</b> |
| Junction temperature (T <sub>J</sub> ) | -40 | 105     | 9        |
| Ambient temperature (T <sub>J</sub> )  | -40 | 85      | , C      |

#### 6.4 Thermal Information

|                                                         | LM2662   | LM2663 |      |
|---------------------------------------------------------|----------|--------|------|
| THERMAL METRIC <sup>(1)</sup>                           | SOIC (D) |        | UNIT |
|                                                         | 8 P      | INS    |      |
| R <sub>θJA</sub> Junction-to-ambient thermal resistance | 170      | 170    | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# 6.5 Electrical Characteristics

Unless otherwise specified: V+ = 5 V, FC = Open,  $C_1 = C_2 = 47 \mu F$ . (1)

| PARAMETER         |                                     | PARAMETER TEST CONDITION     |                         | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT  |  |
|-------------------|-------------------------------------|------------------------------|-------------------------|--------------------|--------------------|--------------------|-------|--|
| V+                | Supply Voltage                      | R <sub>L</sub> = 1k          | Inverter, LV =<br>Open  | 3.5                |                    | 5.5                |       |  |
|                   |                                     |                              | Inverter, LV = GND      | 1.5                |                    | 5.5                | V     |  |
|                   |                                     |                              | Doubler, LV = OUT       | 2.5                |                    | 5.5                |       |  |
| IQ                | Supply Current                      | No Load                      | FC = V+ (LM2662)        |                    |                    |                    |       |  |
|                   |                                     | LV = Open                    | SD = Ground<br>(LM2663) |                    | 1.3                | 4                  | mA    |  |
|                   |                                     |                              | FC = Open               |                    | 0.3                | 0.8                |       |  |
| I <sub>SD</sub>   | Shutdown Supply Current (LM2663)    |                              |                         |                    | 10                 |                    | μΑ    |  |
| $V_{SD}$          | Shutdown Pin Input Voltage (LM2663) | Shutdown Mode                |                         | 2                  | (4)                |                    | V     |  |
|                   |                                     | Normal Operation             |                         |                    |                    | 0.3                | V     |  |
| IL                | Output Current                      |                              |                         | 200                |                    |                    | mA    |  |
| R <sub>OUT</sub>  | Output Resistance <sup>(5)</sup>    | I <sub>L</sub> = 200 mA      |                         |                    | 3.5                | 7                  | Ω     |  |
| fosc              | Oscillator Frequency <sup>(6)</sup> | OSC = Open                   | FC = Open               | 7                  | 20                 |                    | kHz   |  |
|                   |                                     |                              | FC = V+                 | 55                 | 150                |                    | KHZ   |  |
| f <sub>SW</sub>   | Switching Frequency <sup>(7)</sup>  | OSC = Open                   | FC = Open               | 3.5                | 10                 |                    | 1.11= |  |
|                   |                                     |                              | FC = V+                 | 27.5               | 75                 |                    | kHz   |  |
| losc              | OSC Input Current                   | FC = Open                    |                         |                    | ±2                 |                    |       |  |
|                   |                                     | FC = V+                      |                         |                    | ±10                |                    | μA    |  |
| P <sub>EFF</sub>  | Power Efficiency                    | R <sub>L</sub> (500) between | V <sup>+</sup> and OUT  | 90%                | 96%                |                    |       |  |
|                   |                                     | $I_L = 200 \text{ mA to G}$  | ND                      |                    | 86%                |                    |       |  |
| V <sub>OEFF</sub> | Voltage Conversion Efficiency       | No Load                      |                         | 99%                | 99.96%             |                    |       |  |

<sup>(1)</sup> In the test circuit, capacitors  $C_1$  and  $C_2$  are 47- $\mu$ F, 0.2- $\Omega$  maximum ESR capacitors. Capacitors with higher ESR will increase output resistance, reduce output voltage and efficiency.

<sup>-40°</sup>C to 105°C

 $T_J = 25^{\circ}C$ 

In doubling mode, when  $V_{out} > 5 \text{ V}$ , minimum input high for shutdown equals  $V_{out} - 3 \text{ V}$ . Specified output resistance includes internal switch resistance and capacitor ESR. (4)

<sup>(6)</sup> For LM2663, the oscillator frequency is 150 kHz. (7) The output switches operate at one half of the oscillator frequency,  $f_{OSC} = 2f_{SW}$ .



# 6.6 Typical Performance Characteristics

(Circuit of Figure 14 and Figure 15)





# **Typical Performance Characteristics (continued)**

(Circuit of Figure 14 and Figure 15)









# **Typical Performance Characteristics (continued)**

(Circuit of Figure 14 and Figure 15)





# 7 Parameter Measurement Information



Figure 14. LM2662 Test Circuit



Figure 15. LM2663 Test Circuit



# 8 Detailed Description

#### 8.1 Overview

The LM2662/LM2663 contains four large CMOS switches which are switched in a sequence to invert the input supply voltage. Energy transfer and storage are provided by external capacitors. Figure 16 illustrates the voltage conversion scheme. When  $S_1$  and  $S_3$  are closed,  $C_1$  charges to the supply voltage V+. During this time interval switches  $S_2$  and  $S_4$  are open. In the second time interval,  $S_1$  and  $S_3$  are open and  $S_2$  and  $S_4$  are closed,  $C_1$  is charging  $C_2$ . After a number of cycles, the voltage across  $C_2$  will be pumped to V+. Since the anode of  $C_2$  is connected to ground, the output at the cathode of  $C_2$  equals -(V+) assuming no load on  $C_2$ , no loss in the switches, and no ESR in the capacitors. In reality, the charge transfer efficiency depends on the switching frequency, the on-resistance of the switches, and the ESR of the capacitors.



Figure 16. Voltage Inverting Principle

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Changing Oscillator Frequency

For the LM2662, the internal oscillator frequency can be selected using the Frequency Control (FC) pin. When FC is open, the oscillator frequency is 20 kHz; when FC is connected to V+, the frequency increases to 150 kHz. A higher oscillator frequency allows smaller capacitors to be used for equivalent output resistance and ripple, but increases the typical supply current from 0.3 mA to 1.3 mA.

The oscillator frequency can be lowered by adding an external capacitor between OSC and GND (See typical performance characteristics). Also, in the inverter mode, an external clock that swings within 100 mV of V+ and GND can be used to drive OSC. Any CMOS logic gate is suitable for driving OSC. LV must be grounded when driving OSC. The maximum external clock frequency is limited to 150 kHz.

The switching frequency of the converter (also called the charge pump frequency) is half of the oscillator frequency.

**NOTE** 

OSC cannot be driven by an external clock in the voltage-doubling mode.



# **Feature Description (continued)**

### Table 1. LM2662 Oscillator Frequency Selection

| FC         | osc                                 | OSCILLATOR                              |  |
|------------|-------------------------------------|-----------------------------------------|--|
| Open       | Open                                | 20 kHz                                  |  |
| V+         | Open                                | 150 kHz                                 |  |
| Open or V+ | External Capacitor                  | See Typical Performance Characteristics |  |
| N/A        | External Clock (inverter mode only) | External Clock Frequency                |  |

#### Table 2. LM2663 Oscillator Frequency Selection

| osc                                 | OSCILLATOR                              |
|-------------------------------------|-----------------------------------------|
| Open                                | 150 kHz                                 |
| External Capacitor                  | See Typical Performance Characteristics |
| External Clock (inverter mode only) | External Clock Frequency                |

#### 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

For the LM2663, a shutdown (SD) pin is available to disable the device and reduce the quiescent current to 10 μA. Applying a voltage greater than 2 V to the SD pin will bring the device into shutdown mode. While in normal operating mode, the SD pin is connected to ground.

Copyright © 1999-2014, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LM2662/LM2663 CMOS charge-pump voltage converter inverts a positive voltage in the range of 1.5 V to 5.5 V to the corresponding negative voltage. The LM2662/LM2663 uses two low cost capacitors to provide 200 mA of output current without the cost, size, and EMI related to inductor based converters. With an operating current of only 300  $\mu$ A and operating efficiency greater than 90% at most loads, the LM2662/LM2663 provides ideal performance for battery powered systems. The LM2662/LM2663 may also be used as a positive voltage doubler.

#### 9.2 Typical Applications

#### 9.2.1 Simple Negative Voltage Converter



Figure 17. Simple Negative Voltage Converter

#### 9.2.1.1 Design Requirements

The main application of LM2662/LM2663 is to generate a negative supply voltage. The voltage inverter circuit uses only two external capacitors as shown in Figure 17. The range of the input supply voltage is 1.5 V to 5.5 V. For a supply voltage less than 3.5 V, the LV pin must be connected to ground to bypass the internal regulator circuitry. This gives the best performance in low voltage applications. If the supply voltage is greater than 3.5 V, LV may be connected to ground or left open. The choice of leaving LV open simplifies the direct substitution of the LM2662/LM2663 for the LMC7660 Switched Capacitor Voltage Converter.

#### 9.2.1.2 Detailed Design Procedure

The output characteristics of this circuit can be approximated by an ideal voltage source in series with a resistor. The voltage source equals -(V+). The output resistance  $R_{out}$  is a function of the ON resistance of the internal MOS switches, the oscillator frequency, and the capacitance and ESR of  $C_1$  and  $C_2$ . Since the switching current charging and discharging  $C_1$  is approximately twice as the output current, the effect of the ESR of the pumping capacitor  $C_1$  is multiplied by four in the output resistance. The output capacitor  $C_2$  is charging and discharging at a current approximately equal to the output current, therefore, its ESR only counts once in the output resistance. A good approximation is:

$$R_{out} \cong 2R_{SW} + \frac{2}{f_{osc} \times C_1} + 4ESR_{C1} + ESR_{C2}$$
(1)

where  $R_{\text{SW}}$  is the sum of the ON resistance of the internal MOS switches shown in the Voltage Inverting Principle.

High value, low ESR capacitors will reduce the output resistance. Instead of increasing the capacitance, the oscillator frequency can be increased to reduce the  $2/(f_{osc} \times C_1)$  term. Once this term is trivial compared with  $R_{SW}$  and ESRs, further increasing in oscillator frequency and capacitance will become ineffective.



The peak-to-peak output voltage ripple is determined by the oscillator frequency, and the capacitance and ESR of the output capacitor  $C_2$ :

$$V_{ripple} = \frac{I_L}{f_{osc} \times C_2} + 2 \times I_L \times ESR_{C2}$$
 (2)

Again, using a low ESR capacitor will result in lower ripple.

### 9.2.1.2.1 Paralleling Devices

Any number of LM2662 devicess (or LM2663 devices) can be paralleled to reduce the output resistance. Each device must have its own pumping capacitor  $C_1$ , while only one output capacitor  $C_{out}$  is needed as shown in Figure 18. The composite output resistance is:

$$R_{out} = \frac{R_{out} \text{ of each LM2662 (or LM2663)}}{\text{Number of Devices}}$$

$$V_{in} \text{ (1.5V to 5.5V)}$$
(3)



Figure 18. Lowering Output Resistance by Paralleling Devices

#### 9.2.1.2.2 Cascading Devices

Cascading the LM2662 devices (or LM2663 devices) is an easy way to produce a greater negative voltage (as shown in Figure 19). If n is the integer representing the number of devices cascaded, the unloaded output voltage  $V_{out}$  is  $(-nV_{in})$ . The effective output resistance is equal to the weighted sum of each individual device:

$$R_{out} = nR_{out\_1} + \frac{n}{2}R_{out\_2} + \dots + R_{out\_n}$$

$$\tag{4}$$

A three-stage cascade circuit shown in Figure 20 generates -3 V<sub>in</sub>, from V<sub>in</sub>.

Cascading is also possible when devices are operating in doubling mode. In Figure 21, two devices are cascaded to generate 3  $V_{in}$ .

An example of using the circuit in Figure 20 or Figure 21 is generating +15 V or −15 V from a +5-V input.

Note that, the number of n is practically limited since the increasing of n significantly reduces the efficiency and increases the output resistance and output voltage ripple.



Figure 19. Increasing Output Voltage by Cascading Devices





Figure 20. Generating −3 V<sub>IN</sub> From +V<sub>IN</sub>



Figure 21. Generating +3 V<sub>IN</sub> From +V<sub>IN</sub>

#### 9.2.1.2.3 Regulating Vour

It is possible to regulate the output of the LM2662/LM2663 by use of a low dropout regulator (such as LP2986). The whole converter is depicted in Figure 22. This converter can give a regulated output from -1.5 V to -5.5 V by choosing the proper resistor ratio:

$$V_{out} = V_{ref} \left( 1 + \frac{R_1}{100 \text{k}} \right)$$
where
$$V_{ref} = 1.23 V$$
(5)

The error flag on pin 7 of the LP2986 goes low when the regulated output at pin 5 drops by about 5% below nominal. The LP2986 can be shutdown by taking pin 8 low. The less than 1  $\mu$ A quiescent current in the shutdown mode is favorable for battery powered applications.



Figure 22. Combining LM2662/LM2663 With LP2986 to Make a Negative Adjustable Regulator

Also, as shown in Figure 23 by operating the LM2662/LM2663 in voltage doubling mode and adding a low dropout regulator (such as LP2986) at the output, we can get +5 V output from an input as low as +3.3 V.





Figure 23. Generating +5 V From +3.3 V Input Voltage

#### 9.2.1.3 Application Curves





#### 9.2.2 Positive Voltage Doubler



Figure 27. Positive Voltage Doubler

#### 9.2.2.1 Design Requirements

The LM2662/LM2663 can operate as a positive voltage doubler (as shown in Figure 27). The doubling function is achieved by reversing some of the connections to the device.

#### 9.2.2.2 Detailed Design Procedure

The input voltage is applied to the GND pin with an allowable voltage from 2.5 V to 5.5 V. The V+ pin is used as the output. The LV pin and OUT pin must be connected to ground. The OSC pin can not be driven by an external clock in this operation mode. The unloaded output voltage is twice of the input voltage and is not reduced by the diode D<sub>1</sub>'s forward drop.

The Schottky diode  $D_1$  is only needed for start-up. The internal oscillator circuit uses the V+ pin and the LV pin (connected to ground in the voltage doubler circuit) as its power rails. Voltage across V+ and LV must be larger than 1.5 V to insure the operation of the oscillator. During start-up,  $D_1$  is used to charge up the voltage at V+ pin to start the oscillator; also, it protects the device from turning-on its own parasitic diode and potentially latching-up. Therefore, the Schottky diode  $D_1$  should have enough current carrying capability to charge the output capacitor at start-up, as well as a low forward voltage to prevent the internal parasitic diode from turning-on. A Schottky diode like 1N5817 can be used for most applications. If the input voltage ramp is less than 10 V/ms, a smaller Schottky diode like MBR0520LT1 can be used to reduce the circuit size.

#### 9.2.2.3 Application Curves

See Application Curves section.

#### 9.2.3 Splitting V<sub>IN</sub> in Half



Figure 28. Splitting V<sub>IN</sub> in Half

#### 9.2.3.1 Design Requirements

Another interesting application shown in Figure 28 is using the LM2662/LM2663 as a precision voltage divider. Since the off-voltage across each switch equals  $V_{IN}/2$ , the input voltage can be raised to +11 V.



#### 9.2.3.2 Detailed Design Procedure

As discussed in the Simple Negative Voltage Converter section, the output resistance and ripple voltage are dependent on the capacitance and ESR values of the external capacitors. The output voltage drop is the load current times the output resistance, and the power efficiency is

$$\eta = \frac{P_{out}}{P_{in}} = \frac{I_L^2 R_L}{I_L^2 R_{out} + I_Q(V+)}$$
(6)

Where  $I_Q(V+)$  is the quiescent power loss of the IC device, and  $I_L^2R_{OUT}$  is the conversion loss associated with the switch on-resistance, the two external capacitors and their ESRs.

Low ESR capacitors are recommended for both capacitors to maximize efficiency, reduce the output voltage drop and voltage ripple. For convenience, C<sub>1</sub> and C<sub>2</sub> are usually chosen to be the same.

The output resistance varies with the oscillator frequency and the capacitors. In Figure 26, the output resistance vs. oscillator frequency curves are drawn for four difference capacitor values. At very low frequency range, capacitance plays the most important role in determining the output resistance. Once the frequency is increased to some point (such as 100 kHz for the 47-µF capacitors), the output resistance is dominated by the ON resistance of the internal switches and the ESRs of the external capacitors. A low value, smaller size capacitor usually has a higher ESR compared with a bigger size capacitor of the same type. Ceramic capacitors can be chosen for their lower ESR. As shown in Figure 26, in higher frequency range, the output resistance using the 10-µF ceramic capacitors is close to these using higher value tantalum capacitors.

#### 9.2.3.3 Application Curves

See Application Curves section.



# 10 Power Supply Recommendations

The LM2662/LM2663 is designed to operate from as an inverter over an input voltage supply range between 1.5 V and 5.5 V when the LV pin is grounded. This input supply must be well regulated and capable to supply the required input current. If the input supply is located far from the LM2662/LM2663 additional bulk capacitance may be required in addition to the ceramic bypass capacitors.

### 11 Layout

### 11.1 Layout Guidelines

The high switching frequency and large switching currents of the LM2662/LM2663 make the choice of layout important. The following steps should be used as a reference to ensure the device is stable and maintains proper LED current regulation across its intended operating voltage and current range

- Place C<sub>IN</sub> on the top layer (same layer as the LM2662/2663) and as close to the device as possible.
   Connecting the input capacitor through short, wide traces to both the V+ and GND pins reduces the inductive voltage spikes that occur during switching which can corrupt the V+ line.
- Place C<sub>OUT</sub> on the top layer (same layer as the LM2662/2663) and as close as possible to the OUT and GND pin. The returns for both C<sub>IN</sub> and C<sub>OUT</sub> should come together at one point, as close to the GND pin as possible. Connecting C<sub>OUT</sub> through short, wide traces reduce the series inductance on the OUT and GND pins that can corrupt the V<sub>OUT</sub> and GND lines and cause excessive noise in the device and surrounding circuitry.
- Place C<sub>1</sub> on the top layer (same layer as the LM2662/2663) and as close to the device as possible. Connect
  the flying capacitor through short, wide traces to both the CAP+ and CAP- pins.

### 11.2 Layout Example





# 12 Device and Documentation Support

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Related Links

Table 3 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|---------------------|---------------------|
| LM2662 | Click here     | Click here   | Click here          | Click here          | Click here          |
| LM2663 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.3 Trademarks

All trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 1999–2014, Texas Instruments Incorporated





15-Aug-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          | -       |
| LM2662M          | NRND   | SOIC         | D       | 8    | 95      | TBD                        | Call TI          | Call TI            | -40 to 85    | LM26<br>62M    |         |
| LM2662M/NOPB     | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LM26<br>62M    | Samples |
| LM2662MX/NOPB    | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LM26<br>62M    | Samples |
| LM2663M          | NRND   | SOIC         | D       | 8    | 95      | TBD                        | Call TI          | Call TI            | -40 to 85    | LM26<br>63M    |         |
| LM2663M/NOPB     | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LM26<br>63M    | Samples |
| LM2663MX         | NRND   | SOIC         | D       | 8    | 2500    | TBD                        | Call TI          | Call TI            | -40 to 85    | LM26<br>63M    |         |
| LM2663MX/NOPB    | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | LM26<br>63M    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

15-Aug-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 18-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2662MX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM2663MX      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM2663MX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Aug-2014



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM2662MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |
| LM2663MX      | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |
| LM2663MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated